Oasys Selects Verific SystemVerilog Front-End Software for RealTime Designer
Verific Design Automation, supplier of de facto standard front-end software to the EDA and semiconductor community, announced today that Oasys Design Systems has expanded its relationship by licensing Verific's SystemVerilog front-end software for RealTime Designer.
Previously, Verific licensed its VHDL analyzer to Oasys. As a result, design teams using RealTime Designer, Chip Synthesis software capable of synthesizing register transfer level (RTL) code for 100-million gate designs, have a common, proven and reliable SystemVerilog and VHDL front end.
Verific's software serves as the front end to numerous Field Programmable Gate Array (FPGA) and Electronic Design Automation (EDA) tools for synthesis, simulation, debug, test and verification applications. It is distributed as C++ source code and compiles on all 32- and 64-bit Unix, Linux, and Windows operating systems. Licenses come with support and maintenance.
"Verific continually proves to us why its software is considered the industry's de facto standard front end," says Paul van Besouw, president and chief executive officer of Oasys. "It's a company devoted to building outstanding products, supported with exceptional customer service, which makes it a pleasure to work with."
Michiel Ligthart, Verific's chief operating officer, adds: "Oasys is an impressive company already amassing enthusiasts who are using RealTime Designer on large, complex designs. We're delighted to be a part of its success."
About Verific Design AutomationVerific Design Automation, with offices in Alameda, Calif., and Kolkata, India, provides de facto standard SystemVerilog, Verilog and VHDL front-end software founded in 1999 by EDA industry veteran Rob Dekker. Verific's software is used worldwide by the EDA and semiconductor community in synthesis, simulation, formal verification, emulation, debugging, virtual prototyping, and design-for-test applications, which combined have shipped more than 40,000 copies. Corporate headquarters is located at: 1516 Oak Street, Suite 115, Alameda, Calif. 94501. Telephone: (510) 522-1555. Facsimile number: (510) 522-1553. Email: email@example.com (mailto:firstname.lastname@example.org) . Website: www.verific.com (http://www.verific.com) .
Verific Design Automation acknowledges trademarks or registered trademarks of other organizations for their respective products and services.